Model reduction for PEEC models including retardation

J. Cullum, A. E. Ruehli, T. Zhang

Research output: Contribution to conferencePaperpeer-review

Abstract

Partial Element Equivalent Circuits (PEEC) are applied by many for modeling interconnects in packages. These models are suitable for a wide range of three-dimensional problems. When PEEC models are applied to large packages, large equivalent circuits are generated. Model reduction techniques for PEEC models have been proposed by several researchers but typically for problems where retardation is not important or where two-dimensional models suffice. In this paper we give a new model reduction procedure applicable to full wave PEEC models which include losses and retardation. We include two examples to demonstrate the application of this method.

Original languageEnglish (US)
Pages287-290
Number of pages4
StatePublished - 1998
Externally publishedYes
EventProceedings of the 1998 IEEE 7th Topical Meeting on Electrical Performance of Electronic Packaging - West Point, NY, USA
Duration: Oct 26 1998Oct 28 1998

Other

OtherProceedings of the 1998 IEEE 7th Topical Meeting on Electrical Performance of Electronic Packaging
CityWest Point, NY, USA
Period10/26/9810/28/98

ASJC Scopus subject areas

  • General Engineering

Fingerprint

Dive into the research topics of 'Model reduction for PEEC models including retardation'. Together they form a unique fingerprint.

Cite this