Abstract
Noise in deep submicron technology combined with the move toward dynamic circuit techniques have raised concerns about reliability and energy efficiency of VLSI systems in the deep submicron era. To address this problem, a new noise-tolerant dynamic circuit technique is presented. The average noise threshold energy (ANTE) and the energy normalized ANTE (NANTE) metrics are proposed to quantify the noise immunity and energy efficiency, respectively. Simulation results in 0.35-/Ltm CMOS for NAND gate and full-adder designs indicate that the proposed technique improves the ANTE and NANTE by 2X and 1.4 X over conventional domino circuits. The improvement in the NANTE is 11% higher than the existing noise-tolerance techniques. Furthermore, the proposed technique has a smaller area overhead (36%) as compared to static circuits whose area overhead is 60%. Also presented in this paper is an ASIC developed in 0.35-/Ltm CMOS to evaluate the performance of the proposed technique. Experimental results demonstrate a 27% average improvement in noise immunity over conventional dynamic circuits.
Original language | English (US) |
---|---|
Pages (from-to) | 1300-1306 |
Number of pages | 7 |
Journal | IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing |
Volume | 47 |
Issue number | 11 |
DOIs | |
State | Published - Nov 2000 |
Keywords
- ASIC
- Deep submicron noise
- Dynamic circuits
- Noise immunity
- Noise-tolerant circuits
ASJC Scopus subject areas
- Signal Processing
- Electrical and Electronic Engineering